wb_ram
M1-M3 candidateMinimal SoC building block.
githubAuto indexedunknown
The license requires manual review.
Comparison helps you see quickly which core carries less license, review, and integration risk.
Minimal SoC building block.
The license requires manual review.
Small open RISC-V CPU used by OpenTitan.
Manual review is required.
| Signal | wb_ram | Ibex |
|---|---|---|
| Category / source | memory/Wishbone RAM github | processor/RISC-V github |
| Review / maturity | Auto indexed M1-M3 candidate | Auto indexed M7 candidate |
| License | unknownUnknown | Apache-2.0Manual review required |
| Evidence / boards | EvidencePublic evidence links attached to this record.BoardsBoard-linked compatibility records, not portability guarantees. | EvidencePublic evidence links attached to this record.BoardsBoard-linked compatibility records, not portability guarantees. |
| Board status | unknown | unknown |
| Tests / CI / formal | Tests: NoCI: NoFormal: No | Tests: NoCI: NoFormal: No |
| Docs / FuseSoC / board demo | Docs: NoFuseSoC: NoBoard demo: No | Docs: NoFuseSoC: NoBoard demo: No |
| Signals | QualityQualityUsefulnessUsefulnessIntegrationIntegrationVerificationVerification | QualityQualityUsefulnessUsefulnessIntegrationIntegrationVerificationVerification |
| Interfaces / buses | MemoryWishbone | unknownunknown |
| Toolchains | unknown | Verilator |
| Warnings |
|
|